# Control Signals

| PC <sub>Save</sub>                                                                                                              | [           | 1-bit                              | ]           |
|---------------------------------------------------------------------------------------------------------------------------------|-------------|------------------------------------|-------------|
| Branch BranchCondition Flush Stall                                                                                              | ]<br>[<br>[ | 1-bit<br>1-bit<br>1-bit<br>1-bit   | ]<br>]<br>] |
| SrcData/MemData DstData/MemAddr/ShiftAmount                                                                                     | ]           | 16-bits<br>16-bits                 | ]           |
| Rsrc<br>RsrcWB<br>RsrcLoad                                                                                                      | ]<br>[<br>[ |                                    | ]<br>]<br>] |
| Rdst<br>RdstWB<br>RdstLoad                                                                                                      | [<br>[<br>[ | 3-bits<br>1-bit<br>1-bit           | ]<br>]<br>] |
| ImmediateLoad                                                                                                                   | [           | 1-bit                              | ]           |
| $\begin{array}{c} \text{MOV} \\ \text{ALU}_{\text{Opr}} \\ \text{Flag}_{\text{En}} \\ \text{Flag}_{\text{Restore}} \end{array}$ | ]<br>[<br>] | 1-bit<br>4-bits<br>1-bit<br>1-bit  | ]<br>]<br>] |
| MemAddr<br>MemAddr <sub>Switch</sub><br>MemRD<br>MemWR                                                                          | [<br>[<br>[ | 10-bits<br>1-bit<br>1-bit<br>1-bit | ]<br>]<br>] |
| PortInRD<br>PortOutWR                                                                                                           | [<br>[      | 1-bit<br>1-bit                     | ]           |

## Data Forwarding

#### During Decode Stage:

| $PC_{i+1}$ = $PC_{i+1}$ When Reserved | $PC_{i+1}$ | = | PC_Reset | When | Reset |
|---------------------------------------|------------|---|----------|------|-------|
|---------------------------------------|------------|---|----------|------|-------|

PC INTR When INTR

WB\_SrcData When WB\_Rsrc=PC AND WB\_RsrcWB

DEC\_SrcData When BranchTaken

PC<sub>i</sub>+1 Otherwise

 $SrcData = Instr_{i+1}$  When ImmediateLoad

Flags & PC<sub>i+1</sub> When PC<sub>Save</sub>

DstData When  $MemAddr_{Switch}$ 

MEM\_SrcData When DEC\_Rsrc=MEM\_Rsrc AND MEM\_RsrcWB
MEM\_DstData When DEC\_Rsrc=MEM\_Rdst AND MEM\_RdstWB
WB\_SrcData When DEC\_Rsrc=WB\_Rsrc AND WB\_RsrcWB

WB\_DstData When DEC\_Rsrc=WB\_Rdst AND WB\_RdstWB

R[DEC\_Rsrc] Otherwise

DstData = IN\_Port When PortInRD

EA When Load/Store ShiftAmount When  $ALU_{opr}=Shift$ 

MEM\_SrcData When DEC\_Rdst=MEM\_Rsrc AND MEM\_RsrcWB
MEM\_DstData When DEC\_Rdst=MEM\_Rdst AND MEM\_RdstWB
WB\_SrcData When DEC\_Rdst=WB\_Rsrc AND WB\_RsrcWB
WB\_DstData When DEC\_Rdst=WB\_Rdst AND WB\_RdstWB

WB\_DstData When DEC\_R
R[DEC\_Rdst] Otherwise

## During Memory Stage:

 $SrcData_{i+1} = MemDout When MEM_MemRD$ 

 $WB\_SrcData_i$  When  $MEM\_Rsrc=WB\_Rsrc$  AND  $WB\_MemRD$ 

MEM\_SrcData Otherwise

# Stall & Flush

### Stall:

- Disable IR & PC (to keep the instruction).
- Reset DEC/EXE buffers.

#### Flush:

| 1. Load<br>2. Bran<br>3. RET/ | <pre>[ 1 flush ] [ 1 flush ] [ 3 flushes ]</pre> |         |  |  |  |  |
|-------------------------------|--------------------------------------------------|---------|--|--|--|--|
| Flush =                       | ImmediateLoad                                    | OR      |  |  |  |  |
|                               | BranchTaken                                      |         |  |  |  |  |
|                               | (DEC_Rsrc=PC AND DEC_Rsrc                        | cWB) OR |  |  |  |  |
|                               | (EXE_Rsrc=PC AND EXE_Rsrc                        | cWB) OR |  |  |  |  |
|                               | (MEM_Rsrc=PC AND MEM_Rsrc                        | cWB) OR |  |  |  |  |
|                               | (WRB_Rsrc=PC AND WRB_Rsrc                        | CWB)    |  |  |  |  |

• Reset the IR (i.e. convert the instruction into bubble).

# Stage Buffers

#### SRC Buffer:

| WB | Rsrc   | SrcData |
|----|--------|---------|
| 1  | 3-bits | 16-bits |

WB: Write Back in Rsrc

#### DST Buffer:

| WB | Rdst   | DstData |
|----|--------|---------|
| 1  | 3-bits | 16-bits |

WB: Rdst Write Back

#### CTRL Buffer:

| ALU <sub>0pr</sub> | FE | FR | AS  | WR  | RD | ОР |
|--------------------|----|----|-----|-----|----|----|
| 4-bits             |    |    | 6-b | its |    |    |

FE: Flags Write Enable

FR: Flags Restore Signal
AS: Memory Address Switch

When AS=1 take address from DstData, otherwise from MemAddr.

WR: Memory Write

RD: Memory Read

OP: Output SrcData to OUT port

# ALU specs

Inputs: Src, Dst

Outputs: Res1, Res2, Flags

| 0-operand AL   | U operations   |
|----------------|----------------|
| NOP            | 00 00          |
| MOV            | 00 01          |
| CLRC           | 00 10          |
| SETC           | 00 11          |
| Add/Sub ALU    | operations     |
| ADD            | 01 00          |
| SUB            | 01 01          |
| INC            | 01 10          |
| DEC            | 01 11          |
| Mul/Logic AL   | U operations   |
| MUL            | 10 00          |
| AND            | 10 01          |
| OR             | 10 10          |
| NOT            | 10 11          |
| Shift/Rotate A | ALU operations |
| RLC            | 11 00          |
| RRC            | 11 01          |
| SHL            | 11 10          |
| SHR            | 11 11          |

## Move instructions

| 0 | 0 | WB     | MV | LM | ΙP | ОР | ı | 1      | 1      | Rdst | Rsrc |
|---|---|--------|----|----|----|----|---|--------|--------|------|------|
| 1 | 1 | 8-bits |    |    |    |    |   | 3-bits | 3-bits |      |      |

### <u>Signals</u>

WB: Write Back in Rdst

MV: Move SrcData to DstData in Memory Stage

LM: Load Immediate

IP: Port In
OP: Port Out

### <u>Opcodes</u>

| Instr          | 00 | WB | MV | LM | ΙP | ОР | - | Rdst | Rsrc |
|----------------|----|----|----|----|----|----|---|------|------|
| NOP            |    | 0  | 0  | 0  | 0  | 0  | ı | -    | -    |
| MOV Rsrc, Rdst |    | 1  | 1  | 0  | 0  | 0  | - | Rdst | Rsrc |
| LDM R, #       |    | 1  | 0  | 1  | 0  | 0  | ı | R    | -    |
| IN R           |    | 1  | 0  | 0  | 1  | 0  | - | R    | -    |
| OUT R          |    | 0  | 0  | 0  | 0  | 1  | - | -    | R    |

#: Immediate value in next address of the Program Memory.

RsrcWB = 0, RsrcLoad = MV

RdstWB = WB, RdstLoad = 0

# **ALU** instructions

| 0 | 1 | ALU <sub>opr</sub> | Imm    | Rdst   | Rsrc   |
|---|---|--------------------|--------|--------|--------|
| 1 | 1 | 4-bits             | 4-bits | 3-bits | 3-bits |

## **Opcodes**

| Instr             | 01 | ALU <sub>opr</sub> | Imm | Rdst | Rsrc |
|-------------------|----|--------------------|-----|------|------|
| SETC              |    | 00 11              |     | 1    | -    |
| CLRC              |    | 00 10              |     | -    | -    |
| SUB Rsrc, Rdst    |    | 01 01              |     | Rdst | Rsrc |
| INC Rdst          |    | 01 10              |     | Rdst | Rdst |
| DEC Rdst          |    | 01 11              |     | Rdst | Rdst |
| MUL Rsrc, Rdst    |    | 10 00              |     | Rdst | Rsrc |
| AND Rsrc, Rdst    |    | 10 01              |     | Rdst | Rsrc |
| OR Rsrc, Rdst     |    | 10 10              |     | Rdst | Rsrc |
| NOT Rdst          |    | 10 11              |     | Rdst | Rdst |
| RLC Rdst          |    | 11 00              |     | Rdst | Rdst |
| RRC Rdst          |    | 11 01              |     | Rdst | Rdst |
| SHL Rsrc, #, Rdst |    | 11 10              | #   | Rdst | Rsrc |
| SHR Rsrc, #, Rdst |    | 11 11              | #   | Rdst | Rsrc |

```
RsrcWB = MUL
```

RsrcLoad = 
$$(ALU_{Opr} != Type 0)$$

RdstWB = 
$$(ALU_{Opr} != Type 0)$$

RdstLoad = 
$$(ALU_{Opr} != Type 0) AND (ALU_{Opr} != Shift Opr)$$

$$FlagsEN = 1$$

# Memory instructions

| 1 | 0 | LD | Effective Address (EA) | Rsrc   |
|---|---|----|------------------------|--------|
| 1 | 1 | 1  | 10-bits                | 3-bits |

## <u>Signals</u>

LD: Load/Store Flag bit

## <u>Opcodes</u>

| Instr     | 10 | LD | EA | Rsrc |
|-----------|----|----|----|------|
| LDD R, EA |    | 1  | EA | R    |
| STD R, EA |    | 0  | EA | R    |

EA: Effective Address

RsrcWB = LD, RsrcLoad = 0

RdstWB = 0, RdstLoad = 0, DstData = EA

MemRD = LD, MemWR = !LD, MemAddr<sub>Switch</sub> = 0

## Branch & Stack instructions

| 1 | 1 | BR <sub>Switch</sub> | BR | ST     | PP | FR | SP | TR | Rdst   | Rsrc   |
|---|---|----------------------|----|--------|----|----|----|----|--------|--------|
| 1 | 1 | 2-bits               |    | 6-bits |    |    |    |    | 3-bits | 3-bits |

#### **Signals**

BR<sub>Switch</sub>: Branch Switch

BR: Branch

ST: Stack operation

PP: Pop from stack flag bit if ST=1

FR: Flags Restore

SP: Save PC & Flags

TR: Interrupt

#### <u>Opcodes</u>

| Instr  | 11 | BR <sub>Cond</sub> | BR | ST | PP | FR | SP | TR | Rdst | Rsrc |
|--------|----|--------------------|----|----|----|----|----|----|------|------|
| JMP R  |    | 00                 | 1  | 0  |    |    |    |    | -    | R    |
| JZ R   |    | 01                 | 1  | 0  |    |    |    |    | 1    | R    |
| JN R   |    | 10                 | 1  | 0  |    |    |    |    | -    | R    |
| JC R   |    | 11                 | 1  | 0  |    |    |    |    | -    | R    |
| CALL R |    | 00                 | 1  | 1  | 0  |    | 1  |    | SP   | R    |
| RET    |    | -                  | 0  | 1  | 1  |    |    |    | SP   | PC   |
| RTI    |    | -                  | 0  | 1  | 1  | 1  |    |    | SP   | PC   |
| PUSH R |    | -                  | 0  | 1  | 0  |    |    |    | SP   | R    |
| POP R  |    | -                  | 0  | 1  | 1  |    |    |    | SP   | R    |
| INTR   |    | -                  | 0  | 1  | 0  |    | 1  | 1  | SP   | -    |

RsrcWB = Pop, RsrcLoad = Branch RdstWB = Stack, RdstLoad = Stack

 $ALU_{opr}$  = INC When Pop, DEC When Push, NOP Otherwise

MemRD = Pop, MemWR = Push,  $MemAddr_{Switch} = Pop$